首页> 外文会议> >High speed analog-to-digital converter design verification tests in satellite receivers
【24h】

High speed analog-to-digital converter design verification tests in satellite receivers

机译:卫星接收机中的高速模数转换器设计验证测试

获取原文
获取外文期刊封面目录资料

摘要

High-speed analog-to-digital converter using on-chip digital de-multiplexing and clock distribution is presented with detail sequences of operation for dynamic performance testing. Digital outputs are post processed and fed into a computer-aided ADC performance characterization tool. The problems of high sampling rate ADC testing are described. The test methodologies described reduce test costs and overcome many test hardware limitations. As our focus is on satellite receiver systems, we emphasize the measurement of inter-modulation distortion and effective resolution bandwidth. As a primary characterization component, Fourier analysis is used and we address the issue of sample window adjustment to eliminate spectral leakage and false spur generation. A 6-bit 800 MSa/s dual channel SiGe-based ADC from Hughes Network Systems is used as a target example.
机译:使用片上数字解复用和时钟分布的高速模数转换器提供了用于动态性能测试的详细操作序列。数字输出已处理并进入计算机辅助ADC性能表征工具。描述了高采样率ADC测试的问题。测试方法描述了降低了测试成本并克服了许多测试硬件限制。随着我们的重点在卫星接收器系统上,我们强调了调制间失真和有效分辨率带宽的测量。作为主要表征组件,使用傅立叶分析,我们解决了样本窗口调整的问题,以消除光谱泄漏和错误的刺激产生。 Hughes网络系统的基于6位800 MSA / S双通道SiGe的ADC用作目标示例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号