首页> 外文会议> >Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder
【24h】

Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder

机译:利用可逆4位并行加法器设计可逆二进制编码十进制加法器

获取原文

摘要

In this paper, we have proposed a design technique for the reversible circuit of binary coded decimal (BCD) adder. The proposed circuit has the ability to add two 4-bits binary variables and it transforms the addition into the appropriate BCD number with efficient error correcting modules where the operations are reversible. We also show that the proposed design technique generates the reversible BCD adder circuit with minimum number of gates as well as the minimum number of garbage outputs.
机译:在本文中,我们提出了一种二进制编码十进制(BCD)加法器可逆电路的设计技术。所提出的电路具有将两个4位二进制变量相加的能力,并且可以通过操作可逆的高效纠错模块将相加结果转换为适当的BCD数。我们还表明,提出的设计技术可生成具有最少门数和最少垃圾输出数的可逆BCD加法器电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号