首页> 外文会议> >High-speed digital circuits for a 2.4 GHz all-digital RF frequency synthesizer in 130 nm CMOS
【24h】

High-speed digital circuits for a 2.4 GHz all-digital RF frequency synthesizer in 130 nm CMOS

机译:用于130 nm CMOS的2.4 GHz全数字RF频率合成器的高速数字电路

获取原文

摘要

We present high-speed digital circuits that comprise the first ever reported all-digital 2.4 GHz frequency synthesizer and transmitter that meet the Bluetooth specifications. The chip is built in a digital 130 nm CMOS process with no analog extensions and features high logic gate density of 150 kgates per mm/sup 2/. The transmitter architecture is based on an all-digital phase-locked loop (AD-PLL), which is built from the ground up using digital techniques that exploit high speed and high density of a deep-submicron CMOS process while avoiding its weaker handling of voltage resolution. We also present a high-performance flip-flop used in this design. It features low CLK-to-Q delay and negative setup time. Because the flip-flop is symmetrical along the vertical axis, the resolution window is symmetrical for rising and falling data transitions in the time-to-digital converter (TDC). The RF transmitter area occupies only 0.54 mm/sup 2/ and the current consumption is 49 mA at 1.5 V supply and 4 mW of RF output, and includes the companion DSP. This proves attractiveness and competitiveness of the "digital RF" approach whose goal is to replace RF functions with high-speed digital logic gates.
机译:我们提供了高速数字电路,该电路包含有史以来第一款符合蓝牙规范的全数字2.4 GHz频率合成器和发送器。该芯片采用数字130 nm CMOS工艺制造,没有模拟扩展,并具有150 mmates / mm / sup 2 /的高逻辑门密度。发射器架构基于全数字锁相环(AD-PLL),它是使用数字技术从头开始构建的,这些数字技术利用了深亚微米CMOS工艺的高速和高密度,同时避免了对较弱处理的要求。电压分辨率。我们还介绍了此设计中使用的高性能触发器。它具有低的CLK-Q延迟和负的建立时间。由于触发器沿垂直轴对称,因此分辨率窗口对于时间数字转换器(TDC)中的上升和下降数据转换是对称的。 RF发送器面积仅占0.54 mm / sup 2 /,并且在1.5 V电源和4 mW RF输出下的电流消耗为49 mA,并包括配套的DSP。这证明了“数字RF”方法的吸引力和竞争力,这种方法的目标是用高速数字逻辑门代替RF功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号