首页> 外文会议> >A 5-GHz CMOS double-quadrature receiver for IEEE 802.11a applications
【24h】

A 5-GHz CMOS double-quadrature receiver for IEEE 802.11a applications

机译:适用于IEEE 802.11a应用的5 GHz CMOS双正交接收器

获取原文

摘要

A 5-GHz CMOS double-quadrature front-end receiver for Wireless-LAN application is proposed. In the receiver, a one-stage RLC phase shifter is used to generate quadrature RF signals and an active polyphase filter is designed to reject image signals. It has the advantages of low power dissipation, small chip area, and low sensitivity to parasitic components. Implemented in 0.18 um CMOS technology, the receiver chip can achieve 50.6 dB image-rejection with the power dissipation of 22.4 mW at 1.8-V voltage supply.
机译:提出了一种用于无线局域网应用的5 GHz CMOS双正交前端接收器。在接收器中,一级RLC移相器用于生成正交RF信号,而有源多相滤波器被设计为拒绝图像信号。它具有功耗低,芯片面积小以及对寄生元件的敏感性低的优点。接收器芯片采用0.18 um CMOS技术实现,在1.8V电压电源下的功耗为22.4 mW,可实现50.6 dB的镜像抑制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号