首页> 外文会议> >Capacitor mismatch error cancellation technique for a successive approximation A/D converter
【24h】

Capacitor mismatch error cancellation technique for a successive approximation A/D converter

机译:逐次逼近型模数转换器的电容器失配误差消除技术

获取原文

摘要

An error cancellation technique is described for suppressing capacitor mismatch in a successive approximation A/D converter. At the cost of a 50% increase in the conversion time, the first order capacitor mismatch error is cancelled. Methods for achieving top-plate parasitic insensitive operation are described, and the use of a gain- and offset-compensated op amp is explained. SWIT-CAP simulation results show that the proposed 16-bit SAR ADC can achieve an SNDR of over 91 dB under nonideal conditions, including 1% 3/spl sigma/ nominal capacitor mismatch, 10-20% randomized parasitic capacitors, 66 dB op amp gain, and 30 mV op amp offset.
机译:描述了一种误差消除技术,用于抑制逐次逼近型A / D转换器中的电容器失配。以转换时间增加50%为代价,消除了一阶电容器失配误差。描述了实现顶板寄生不敏感操作的方法,并说明了增益补偿和失调补偿运算放大器的使用。 SWIT-CAP仿真结果表明,所提出的16位SAR ADC在非理想条件下可实现SNDR超过91 dB,包括1%3 / spl sigma /标称电容器失配,10-20%随机寄生电容器,66 dB运算放大器增益和30 mV运算放大器失调。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号