首页> 外文会议> >Low-power design of a 64-tap, 4-bit digital matched filter using systolic array architecture and CVSL circuit techniques in CMOS
【24h】

Low-power design of a 64-tap, 4-bit digital matched filter using systolic array architecture and CVSL circuit techniques in CMOS

机译:使用脉动阵列架构和CMOS中的CVSL电路技术的64抽头4位数字匹配滤波器的低功耗设计

获取原文

摘要

A 4-bit 64-chip pseudo noise (PN) coded digital matched filter (DMF) is designed in 0.7 /spl mu/m CMOS technology using a systolic array (SA) architecture. Full-custom and full-static cascode voltage switch logic (CVSL) circuit techniques have been employed in the implementation of the basic building blocks (systoles) of the SA DMF. Significant reduction in number of transistors and power consumption have been achieved. The resultant IC is to be used at the receiver side of a wireless direct sequence spread spectrum (DSSS) communication system.
机译:采用脉动阵列(SA)架构,以0.7 / spl mu / m CMOS技术设计了4位64片伪噪声(PN)编码数字匹配滤波器(DMF)。在SA DMF的基本构建块(收缩)的实现中已采用了完全定制和完全静态的级联电压开关逻辑(CVSL)电路技术。已经实现了晶体管数量和功率消耗的显着减少。所得的IC将在无线直接序列扩频(DSSS)通信系统的接收器侧使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号