首页> 外文会议> >Detection of CMOS address decoder open faults with March and pseudo random memory tests
【24h】

Detection of CMOS address decoder open faults with March and pseudo random memory tests

机译:使用March和伪随机存储器测试检测CMOS地址解码器开路故障

获取原文

摘要

A new method to integrate a test for CMOS address decoder open faults into March and pseudo random tests employed for testing semiconductor memories is presented. For commonly used memory organizations, March tests are implemented that, in addition to their original target faults, detect all CMOS address decoder open faults. The defection of these faults has been believed to require separate deterministic test patterns or tests of higher order. Address sequences generated by special complete LFSRs and address dependent data are utilized to alter March tests to detect all address decoder open faults and retain the detection properties of the original tests. The additional overhead in terms of silicon area for an on-chip realization of a built-in March test with the added fault detection features is negligible, and the test application time remains of O(N).
机译:提出了一种将CMOS地址解码器开路故障测试集成到March中的新方法,以及用于测试半导体存储器的伪随机测试。对于常用的内存组织,将执行March测试,该测试除了其原始目标故障外,还检测所有CMOS地址解码器的开路故障。这些缺陷的缺陷被认为需要单独的确定性测试模式或更高阶的测试。由特殊的完整LFSR和地址相关数据生成的地址序列用于更改March测试,以检测所有地址解码器打开的故障并保留原始测试的检测属性。在片上实现内置三月测试并增加故障检测功能的硅面积方面的额外开销可以忽略不计,并且测试应用时间仍为O(N)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号