首页> 外文会议> >A new systolic array algorithm for memory-based VLSI array implementation of DCT
【24h】

A new systolic array algorithm for memory-based VLSI array implementation of DCT

机译:基于内存的DCT VLSI阵列实现的一种新的脉动阵列算法

获取原文

摘要

A new approach for a memory-based VLSI realization of the 1D discrete cosine transform (1D-DCT) that significantly improves the previous designs is presented. This approach is based on a new formulation of an odd prime-length DCT algorithm. It uses two half-length cyclic convolutions with the same form, which are such reformulated that multipliers can be efficiently replaced by small biport ROMs and computed in parallel. Using this approach, high structural regularity, low hardware cost of the PE's and average computation time, and low I/O cost can be obtained. So, the average computation time has been reduced to one half and the throughput has been doubled, when compared with that of Guo et al. (1992). Thus an efficient systolic array for DCT, which is well suited for VLSI realization, can be obtained. It possesses also a much lower control complexity, it simpler interconnection structure, and a simpler hardware structure of the PEs, having thus a shorter cycle time. Moreover, it owns all other outstanding features of the VLSI array proposed by Guo et al.
机译:提出了一种新方法,即显示了基于内存的VLSI实现了1D离散余弦变换(1D-DCT),其显着提高了先前的设计。该方法基于奇数QUIME长度DCT算法的新配方。它使用具有相同形式的两个半长的循环卷积,这是如此重新推出的,即乘法器可以由小Biport ROM有效地替换并并行计算。使用这种方法,可以获得高结构规则,低的PE硬件成本和平均计算时间,并且可以获得低I / O成本。因此,与Guo等人的相比,平均计算时间已减少到一半,并且吞吐量增加了一倍。 (1992)。因此,可以获得用于DCT的有效的Systolic阵列,其非常适合于VLSI实现。它还具有更低的控制复杂性,更简单的互连结构,以及PE的更简单的硬件结构,因此具有较短的循环时间。此外,它拥有Guo等人提出的VLSI阵列的所有其他优异功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号