首页> 外文会议> >The designs of two-level pipelined systolic arrays for recursive digital filters with maximum throughput rate
【24h】

The designs of two-level pipelined systolic arrays for recursive digital filters with maximum throughput rate

机译:具有最高吞吐速率的递归数字滤波器的两级流水线脉动脉动阵列设计

获取原文

摘要

Presents two-level pipelined systolic arrays for high throughput IIR filters. By combining the look-ahead schemes and the two-level pipelining technique, the VLSI architectures which support the maximum throughput rate and the strategies which make this rate possible are derived. Extending the results concluded from 1-D IIR filters, the authors also present high throughput rate realizations for 2-D IIR filters.
机译:提出了用于高通量IIR滤波器的两级流水线脉动阵列。通过结合预见方案和两级流水线技术,得出了支持最大吞吐率的VLSI体系结构以及使该速率成为可能的策略。除了扩展一维IIR滤波器得出的结论外,作者还提出了二维IIR滤波器的高吞吐率实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号