首页> 外文会议> >An efficient design method for optimal MOS integrated circuit switched-capacitor LDI ladder filters
【24h】

An efficient design method for optimal MOS integrated circuit switched-capacitor LDI ladder filters

机译:优化MOS集成电路开关电容LDI阶梯滤波器的一种有效设计方法。

获取原文

摘要

An optimization-based technique is presented for the design of SC-ladder filters derived from lossless discrete integrator (LDI) structures. LDI SC filters have a number of attractive features, including low sensitivity and ready availability of prototype design data, but suffer from certain errors of approximation inherent in their realization. Capacitance spread can become large in dealing with these errors by conventional methods, and this is then a serious difficulty when integrated circuit realization is attempted. The present design technique eliminates this problem via numerical optimization. The procedure also allows the designer to compensate for the effect of the non-ideal characteristics of practical MOS components including finite gain-bandwidth in the op amps. The technique allows for the use of relatively low sampling frequencies and results in a low-sensitivity filter having an exact frequency response and featuring very low on-chip capacitance spread.
机译:针对基于无损离散积分器(LDI)结构的SC梯形滤波器的设计,提出了一种基于优化的技术。 LDI SC滤波器具有许多吸引人的功能,包括低灵敏度和易于获得原型设计数据,但在实现过程中会遇到某些近似误差。通过常规方法来处理这些误差时,电容分布会变大,因此当尝试集成电路实现时,这是一个严重的困难。本设计技术通过数值优化消除了这个问题。该程序还允许设计人员补偿实际MOS组件的非理想特性的影响,包括运算放大器中的有限增益带宽。该技术允许使用相对较低的采样频率,并导致低灵敏度滤波器具有精确的频率响应并具有非常低的片上电容分布。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号