首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >A pre-emphasis circuit design for high speed on-chip global interconnect
【24h】

A pre-emphasis circuit design for high speed on-chip global interconnect

机译:高速片上全局互连的预加重电路设计

获取原文

摘要

On-chip global interconnects are speed and power bottleneck in state-of-the-art chips. Pre-emphasis technique is an efficient way to improve the performance of the global communication. This paper first performs delay analysis of a global wire to work with a pre-emphasis circuit in time domain. Based on the analysis, a new pre-emphasis circuit design is proposed. Simulation results show that the pre-emphasis circuit can increase the link bandwidth by more than 40% and 20% in capacitive and capacitive-resistive coupled 10mm global link respectively. The new pre-emphasis circuit design can be applied in high speed global communication.
机译:片上全局互连是最新型芯片中的速度和功率瓶颈。预加重技术是提高全局通信性能的有效方法。本文首先对全局导线进行延迟分析,以在时域中使用预加重电路。在此基础上,提出了一种新的预加重电路设计。仿真结果表明,预加重电路在电容性和电阻性耦合的10mm全局链路中可以分别将链路带宽增加40%和20%以上。新的预加重电路设计可应用于高速全局通信。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号