【24h】

High-Speed Event-Driven RTL Compiled Simulation

机译:高速事件驱动的RTL编译仿真

获取原文
获取原文并翻译 | 示例

摘要

In this paper we present a new approach for generating high-speed optimized event-driven register transfer level (RTL) compiled simulators. The generation of the simulators is part of our BUILDABONG framework, which aims at architecture and compiler co-generation for special purpose processors. The main focus of the paper is on the transformation of a given architecture's circuit into a graph and applying on it an essential graph decomposition algorithm to transform the graph into subgraphs denoting the minimal subsets of sequential elements which have to be reevaluated during each simulation cycle. As a second optimization, we present a partitioning algorithm, which introduces intermediate registers to minimize the number of evaluations of combinational nodes during a simulation cycle. The simulator's superior performance compared to an existing commercial simulator is shown. Finally, we demonstrate the pertinence of our approach by simulating a MIPS processor.
机译:在本文中,我们提出了一种用于生成高速优化的事件驱动寄存器传输级别(RTL)编译模拟器的新方法。模拟器的生成是我们BUILDABONG框架的一部分,该框架旨在针对专用处理器的体系结构和编译器联合生成。本文的主要重点是将给定体系结构的电路转换为图形,并在其上应用基本的图形分解算法,以将图形转换为子图形,这些子图形表示必须在每个仿真周期中重新评估的顺序元素的最小子集。作为第二个优化,我们提出了一种分区算法,该算法引入了中间寄存器,以最大程度地减少仿真周期内组合节点的评估次数。显示了该模拟器与现有商用模拟器相比的优越性能。最后,我们通过模拟MIPS处理器来证明我们方法的相关性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号