首页> 外文会议>International Conference on High Performance Computing(HiPC 2005); 20051218-21; Goa(IN) >Low-Power 32bitx32bit Multiplier Design with Pipelined Block-Wise Shutdown
【24h】

Low-Power 32bitx32bit Multiplier Design with Pipelined Block-Wise Shutdown

机译:具有流水线明智关闭功能的低功耗32bitx32bit乘法器设计

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a novel low-power 32bitx32bit multiplier with pipelined block-wise shutdown scheme. When it idles, it turns off supply voltage to reduce both dynamic and static power. It shutdowns and wakes up sequentially along with pipeline stage to avoid power line noise. In idle mode, the proposed multiplier consumes 0.013mW and 0.006mW in 0.13μm and 0.09μm technologies, respectively, and it reduces power consumption to 0.07%~0.08% of active mode. As fabrication technology becomes small, power efficiency degrades in the conventional clock gating scheme, but the proposed multiplier does not. The low-power design methodology in this paper can be easily adopted in most functional blocks with pipeline architecture.
机译:本文提出了一种新型的低功耗32bitx32bit乘法器,它具有流水线分块关闭方案。空闲时,它会关闭电源电压以减少动态和静态功率。它会关闭并依次与管线级一起唤醒,以避免电源线噪声。在空闲模式下,建议的乘法器在0.13μm和0.09μm技术中分别消耗0.013mW和0.006mW,并将功耗降低到有源模式的0.07%〜0.08%。随着制造技术的变小,常规时钟门控方案中的功率效率下降,但提出的乘法器却没有。本文的低功耗设计方法可以很容易地在大多数具有流水线架构的功能模块中采用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号