首页> 外文会议>International Conference on Embedded and Ubiquitous Computing(EUC 2005); 20051206-09; Nagasaki(JP) >An Effective Instruction Cache Prefetch Policy by Exploiting Cache History Information
【24h】

An Effective Instruction Cache Prefetch Policy by Exploiting Cache History Information

机译:利用缓存历史记录信息的有效指令缓存预取策略

获取原文
获取原文并翻译 | 示例

摘要

The hit ratio of the first level cache is one of the most important factors in determining the performance of embedded computer systems. Prefetching from lower level memory structure is one of the techniques for improving the hit ratio of the first level cache. This paper proposes an effective prefetch scheme for the first level instruction cache by exploiting cache history information. The proposed scheme utilizes two factors to improve the prefetch efficiency: the disparity of block size between memory hierarchies and continuous same page hits. According to our simulations, the proposed prefetching scheme improves the performance by up to 6.3%.
机译:一级缓存的命中率是确定嵌入式计算机系统性能的最重要因素之一。从低级存储器结构进行预取是用于提高第一级高速缓存的命中率的技术之一。本文通过利用缓存历史信息为一级指令缓存提出了一种有效的预取方案。所提出的方案利用两个因素来提高预取效率:存储器层次结构和连续的相同页面命中之间的块大小差异。根据我们的模拟,建议的预取方案将性能提高了6.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号