首页> 外文会议>International Symposium on VLSI Design, Automation, and Test >A 6.4G LLR/s 8×8 64-QAM soft-output MIMO detector with lattice reduction preprocessing
【24h】

A 6.4G LLR/s 8×8 64-QAM soft-output MIMO detector with lattice reduction preprocessing

机译:具有晶格约简预处理的6.4G LLR / s 8×8 64-QAM软输出MIMO检测器

获取原文

摘要

Multiple-input multiple-output (MIMO) communication is an important technique to increase the transmission capacity, but the increased antenna number does not necessarily increase the throughput because of more antenna interference and decoding complexity. An iterative detector-and-decoder (IDD) can effectively improve transmission performance by exchanging reliability information such as log likelihood ratio between a MIMO detector and a error-correction-code decoder, but the IDD reduces the throughput because of the iteration loop. Therefore, this paper proposes a lattice-reduction-aided (LRA) soft-output K-best detector to eliminate the iteration loop and devises an effective method to calculate the reliable information. The proposed 8 × 8 LRA soft-output K-best detector achieves a better performance than the 8 × 8 MIMO detectors in the literature. The proposed detector was designed and implemented using TSMC 90nm 1P9M CMOS process. The post-layout results show that the detector chip achieves a throughput of 6.4G LLRs/sec at its maximum frequency of 133.3 MHz with 64-QAM modulation.
机译:多输入多输出(MIMO)通信是增加传输容量的一项重要技术,但是由于天线干扰和解码复杂性增加,增加的天线数量并不一定会增加吞吐量。迭代检测器和解码器(IDD)可以通过交换诸如MIMO检测器和纠错码解码器之间的对数似然比之类的可靠性信息来有效地提高传输性能,但是IDD由于迭代循环而降低了吞吐量。因此,本文提出了一种减少晶格缩减辅助的软输出K最佳检测器,以消除迭代循环,并提出了一种有效的方法来计算可靠信息。所提出的8×8 LRA软输出K最佳检测器比文献中的8×8 MIMO检测器具有更好的性能。拟议的探测器是采用台积电90nm 1P9M CMOS工艺设计和实现的。布局后的结果表明,在采用64-QAM调制的最大频率为133.3 MHz的情况下,检测器芯片的吞吐量达到6.4G LLR / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号