首页> 外文会议>International Conference on IC Design Technology >Low-power reference buffer for successive approximation register analog-to-digital converters
【24h】

Low-power reference buffer for successive approximation register analog-to-digital converters

机译:用于逐次逼近寄存器模数转换器的低功耗基准缓冲器

获取原文

摘要

This paper analyzes the performance of amplification stages when they are used to buffer reference voltages. This topic is particularly interesting for Successive Approximation Register Analog to Digital Converters (SAR-ADCs) whose efficiency was tremendously pushed down during last years. A conventional solution for a reference buffer including a closed loop single stage opamp is firstly presented in order to individuate its limits. The conventional solution is used as benchmark for the proposed buffer circuit solution. It includes a reconfigurable circuit made by a charge pump, which enables a rapid charge of the output capacitive load. After the charging phase, the circuit is commutated into a closed loop opamp to let the feedback take the control of the output voltage. Both circuits were designed in CMOS 28nm technology with 1V supply. The proposed circuit has about half of the power consumption of the conventional one, 398μW and 774μW respectively, considering the same settling error.
机译:本文分析了放大级用于缓冲参考电压时的性能。对于逐次逼近寄存器模数转换器(SAR-ADC),其效率在最近几年被大大降低了,这个话题尤其有趣。首先提出用于包括闭环单级运算放大器的参考缓冲器的常规解决方案,以区分其极限。常规解决方案被用作所提出的缓冲电路解决方案的基准。它包括一个由电荷泵构成的可重配置电路,可对输出电容性负载进行快速充电。在充电阶段之后,电路被转换为闭环运算放大器,以使反馈控制输出电压。两种电路均采用1V电源的CMOS 28nm技术设计。考虑到相同的建立误差,该电路的功耗约为传统电路的一半,分别为398μW和774μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号