首页> 外文会议>International Conference on IC Design and Technology >Low-power reference buffer for successive approximation register analog-to-digital converters
【24h】

Low-power reference buffer for successive approximation register analog-to-digital converters

机译:用于连续近似寄存器模数转换器的低功率参考缓冲器

获取原文

摘要

This paper analyzes the performance of amplification stages when they are used to buffer reference voltages. This topic is particularly interesting for Successive Approximation Register Analog to Digital Converters (SAR-ADCs) whose efficiency was tremendously pushed down during last years. A conventional solution for a reference buffer including a closed loop single stage opamp is firstly presented in order to individuate its limits. The conventional solution is used as benchmark for the proposed buffer circuit solution. It includes a reconfigurable circuit made by a charge pump, which enables a rapid charge of the output capacitive load. After the charging phase, the circuit is commutated into a closed loop opamp to let the feedback take the control of the output voltage. Both circuits were designed in CMOS 28nm technology with 1V supply. The proposed circuit has about half of the power consumption of the conventional one, 398μW and 774μW respectively, considering the same settling error.
机译:本文分析了用于缓冲​​参考电压的扩增阶段的性能。对于连续的近似寄存器模数(SAR-ADC)的连续近似寄存器模数(SAR-ADC)特别有趣,其效率在过去几年中急剧下降。首先呈现包括闭环单级opamp的参考缓冲器的传统解决方案,以便为其限制来分类。传统的解决方案用作所提出的缓冲电路解决方案的基准。它包括由电荷泵制成的可重新配置电路,这使得能够快速充电输出电容负载。在充电阶段之后,电路被换向到闭环opamp,以使反馈控制输出电压。两个电路都是在CMOS 28NM技术中设计,具有1V电源。考虑到相同的稳定误差,所提出的电路分别具有传统的一个,398μW和774μW的常规电力消耗的一半。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号