首页> 外文会议>IMEKO TC4 international workshop on ADC modelling, testing and data converter analysis and design 2011 (IWADC 2011) and IEEE 2011 ADC forum >Time-to-Digital Converter (TDC) with Sub-ps-Level Resolution using Current DAC and Digitally Controllable Load Capacitor
【24h】

Time-to-Digital Converter (TDC) with Sub-ps-Level Resolution using Current DAC and Digitally Controllable Load Capacitor

机译:使用电流DAC和数字可控负载电容器的亚ps级分辨率的时间数字转换器(TDC)

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a cyclic time domain successive approximation (CTDSA) architecture that can be used as an interpolator in a time-to-digital converter (TDC). The new architecture of the CTDSA achieves adjustable sub-ps-level resolution with high linearity in ns-level dynamic range. The propagation delay adjustment is implemented by digitally controlling both the unit load capacitors and the discharge current of the load capacitance using current DAC. The proposed CTDSA achieves 610 fs resolution and ~2.5 ns dynamic range. The total simulated power consumption is 25.8mW with 5 MHz conversion rate with 3 V supply. The design was simulated using a 0.35 μm CMOS process.
机译:本文介绍了一种循环时域逐次逼近(CTDSA)架构,该架构可用作时间数字转换器(TDC)中的内插器。 CTDSA的新架构在ns级动态范围内实现了高线性度的可调亚ps级分辨率。通过使用电流DAC数字控制单位负载电容器和负载电容的放电电流,可以实现传播延迟调整。拟议的CTDSA实现610 fs的分辨率和约2.5 ns的动态范围。在使用3 V电源的情况下,在5 MHz转换速率下,总模拟功耗为25.8mW。使用0.35μmCMOS工艺对设计进行了仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号