首页> 外文会议>IEEE International Symposium on Circuits and Systems;ISCAS 2009 >A single-motion-vector/cycle-generation optical flow processor employing directional-edge histogram matching
【24h】

A single-motion-vector/cycle-generation optical flow processor employing directional-edge histogram matching

机译:采用方向边缘直方图匹配的单运动矢量/周期生成光流处理器

获取原文

摘要

A VLSI optical flow processor capable of generating a single motion vector at every clock cycle has been developed. By employing a directional-edge histogram matching, the computational cost has been reduced and the influence of illumination change has been alleviated as well. In order to generate an edge histogram in a single clock cycle, a special data allocation scheme in on-chip SRAM banks has been developed. In addition, a parallel shift and matching architecture using compact absolute difference circuits has been introduced. As a result, single-motion-vector/cycle generation from an arbitrary pixel location has been established. A prototype chip was fabricated in a 0.18-mum 5-metal CMOS technology and the measurement results demonstrated about 1,000 times faster performance at a clock frequency of 20 MHz than the software processing using a 2.8-GHz CPU.
机译:已经开发了能够在每个时钟周期生成单个运动矢量的VLSI光流处理器。通过采用方向边缘直方图匹配,可降低计算成本,并减轻照明变化的影响。为了在单个时钟周期内生成边缘直方图,已经开发了片上SRAM库中的特殊数据分配方案。另外,已经引入了使用紧凑的绝对差电路的并行移位和匹配架构。结果,已经建立了从任意像素位置的单运动矢量/周期生成。原型芯片是使用0.18微米的5金属CMOS技术制造的,测量结果表明,在20 MHz的时钟频率下,性能比使用2.8 GHz CPU的软件处理快约1,000倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号