首页> 外文会议>IEEE International Symposium on Circuits and Systems;ISCAS 2009 >Simulation study of Time-Average-Frequency based clock signal driving systems with embedded Digital-to-Analog Converters
【24h】

Simulation study of Time-Average-Frequency based clock signal driving systems with embedded Digital-to-Analog Converters

机译:带有嵌入式数模转换器的基于时平均频率的时钟信号驱动系统的仿真研究

获取原文

摘要

The flying adder (FA) architecture is one of the latest developments in the area of on-chip frequency synthesis. It has two operating modes: integer-FA mode and fractional FA mode. In the fractional FA mode, a concept of time-average-frequency is used to synthesize certain frequencies that cannot be easily obtained using traditional methods. The issue of using time-average-frequency to drive digital systems has been studied in previous publications by the authors. In this paper, we investigate the impact of using time-average-frequency based clock signals to drive systems with embedded digital-to-analog converters (DAC).
机译:飞行加法器(FA)架构是片上频率合成领域的最新发展之一。它具有两种工作模式:整数FA模式和分数FA模式。在分数FA模式中,时间平均频率的概念用于合成某些使用传统方法无法轻松获得的频率。作者在以前的出版物中已经研究了使用时间平均频率来驱动数字系统的问题。在本文中,我们研究了使用基于时间平均频率的时钟信号来驱动具有嵌入式数模转换器(DAC)的系统的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号