首页> 外文会议>IEEE International Conference on Intelligence and Safety for Robotics >A Structure Design of Safety PLC with Heterogeneous Redundant Dual-Processor
【24h】

A Structure Design of Safety PLC with Heterogeneous Redundant Dual-Processor

机译:具有异构冗余双处理器的安全PLC的结构设计

获取原文

摘要

Structure of safety PLC with heterogeneous redundant dual-processor is proposed based on the shortcomings of conventional PLC in practical application and the requirement of PLC for safety and reliability control. In the traditional PLC system using ARM processor, a 32-bit RISC processor based on FPGA is added, which to form a redundancy structure of heterogeneous dual-processor. This structure makes PLC redundant processing of logic, and satisfies the safety requirements of equipment and personnel for PLC control applications. The experiments show that the system's task scheduling cycle is in the range of 7.922ms to 8.053ms, the jitter error is in the range of -0.078ms to 0.053ms, and the execution cycle of real-time periodic logic is in the range of 1.258ms to 2.005ms, which can meet the requirements of safety and reliability control.
机译:针对传统PLC在实际应用中的缺点,以及PLC对安全性和可靠性控制的要求,提出了一种异构冗余双处理器安全PLC的结构。在传统的采用ARM处理器的PLC系统中,添加了基于FPGA的32位RISC处理器,从而形成了异构双处理器的冗余结构。这种结构使PLC对逻辑进行冗余处理,并满足PLC控制应用的设备和人员的安全要求。实验表明,该系统的任务调度周期在7.922ms至8.053ms范围内,抖动误差在-0.078ms至0.053ms范围内,实时周期逻辑的执行周期在0.5-0.08ms之间。 1.258ms至2.005ms,可以满足安全性和可靠性控制的要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号