首页> 外文会议>IEEE International Conference on Application-specific Systems, Architectures and Processors >A Reconfigurable Application-specific Instruction-set Processor for Fast Fourier Transform processing
【24h】

A Reconfigurable Application-specific Instruction-set Processor for Fast Fourier Transform processing

机译:可重构的专用指令集处理器,用于快速傅里叶变换处理

获取原文

摘要

In this paper, we have presented a Reconfigurable Application-specific Instruction-set Processor (rASIP) that processes mixed-radix(2, 4) 64 and 128-point Fast Fourier Transform (FFT) algorithms while satisfying the partial execution-time requirements of IEEE-802.11n standard. The rASIP was designed by integrating a template-based Coarse-Grain Reconfigurable Array (CGRA) in the datapath of a simple Reduced Instruction-Set Computing (RISC) Processor. The instruction set of the RISC processor was extended to add special instructions to enable cycle-accurate processing by the CGRA. The rASIP is synthesized for Field Programmable Gate Arrays for the measurement of resource utilization and execution time. The postfit gate-level netlist of rASIP was simulated to estimate the power and energy consumption. Based on our measurements and estimates, we have studied the advantages of using rASIP in comparison with other systems.
机译:在本文中,我们提出了一种可重构的专用指令集处理器(rASIP),该处理器可处理混合基数(2,4)64点和128点快速傅里叶变换(FFT)算法,同时满足的部分执行时间要求。 IEEE-802.11n标准。通过在简单的精简指令集计算(RISC)处理器的数据路径中集成基于模板的粗粒度可重配置阵列(CGRA)来设计rASIP。扩展了RISC处理器的指令集,以添加特殊指令,以使CGRA能够进行周期精确的处理。 rASIP是为现场可编程门阵列而合成的,用于测量资源利用和执行时间。模拟了rASIP的后拟合门级网表,以估算功耗和能耗。根据我们的测量和估计,我们研究了与其他系统相比使用rASIP的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号