首页> 外文会议>IEEE East-West Design and Test Symposium >Design of Logical Control Units Based on Finite State Machines' Patterns
【24h】

Design of Logical Control Units Based on Finite State Machines' Patterns

机译:基于有限状态机模式的逻辑控制单元设计

获取原文

摘要

In this work it is offered to use patterns of automata-based programming for designing logical control devices on the basis of finite state machines. To describe the functioning algorithm of the automatic logical control device, it is suggested to use the temporal state diagram, which takes into account real time delays for each states of finite states machine. During designing a state machine based on FPGA platform, the functioning algorithm is described in the VHDL hardware description language, and the device is synthesized in the CAD XILINX ISE, and, when the design of finite state machine based on the microcontroller (family MCS 51), the functioning algorithm is described on the subset of the C language using the Keil development tool.
机译:在这项工作中,提供了使用基于自动机的编程模式来基于有限状态机设计逻辑控制设备的方法。为了描述自动逻辑控制设备的功能算法,建议使用时间状态图,该图考虑了有限状态机每个状态的实时延迟。在基于FPGA平台的状态机设计过程中,用VHDL硬件描述语言描述了功能算法,并在CAD XILINX ISE中以及基于微控制器的有限状态机设计时对器件进行了合成(系列MCS 51 ),使用Keil开发工具在C语言的子集上描述功能算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号