首页> 外文会议>Field-Programmable Technology, 2009. FPT 2009 >Modelling degradation in FPGA lookup tables
【24h】

Modelling degradation in FPGA lookup tables

机译:在FPGA查找表中建模降级

获取原文

摘要

Reliability is an issue which is becoming increasingly important in the VLSI world, and FPGAs are no exception. FPGAs have the potential to support novel reliability-enhancement schemes and to develop these it is crucial to understand how degradation mechanisms affect basic soft-logic resources. In this work, a reliability model for an FPGA lookup table (LUT) is developed, covering three important ageing effects. It is demonstrated how the model can be used to analyse the onset of degradation and assess the residual functionality of damaged resources.
机译:可靠性是在VLSI领域中日益重要的问题,FPGA也不例外。 FPGA有潜力支持新颖的可靠性增强方案,并开发这些方案,了解降级机制如何影响基本软逻辑资源至关重要。在这项工作中,开发了一种FPGA查找表(LUT)的可靠性模型,其中涵盖了三个重要的老化效应。演示了如何使用该模型来分析退化的开始并评估受损资源的剩余功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号