首页> 外文会议>2019 Electron Devices Technology and Manufacturing Conference >An Approach for Optimizing Yield of Embedded Memories on Mobile SoC Chips
【24h】

An Approach for Optimizing Yield of Embedded Memories on Mobile SoC Chips

机译:一种优化移动SoC芯片上嵌入式存储器良率的方法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present an approach to optimizing the yield of embedded static random access memories (SRAM) on mobile SoC chips. This methodology is based on new and ongoing developments in design approach, test methods, diagnosis, and data analysis which has been improved over several process nodes and fully integrated for our 7nm SoC and modem chips. In preparation for future nodes, we are developing methodologies to improve resolution of our fast diagnosis methodologies so that we can collect failing bit information during Wafer Sort and Final Test. We are also researching methods to isolate fault in logic periphery circuits to eliminate or minimize the need for electrical failure analysis such as Photoemission Electron Microscopy and Dynamic Laser Stimulation which are time and resource intensive. This paper concludes by sharing the status and promise of these ongoing developments.
机译:在本文中,我们提出了一种优化移动SoC芯片上嵌入式静态随机存取存储器(SRAM)产量的方法。这种方法论基于设计方法,测试方法,诊断和数据分析方面的最新进展,这些方面已经在多个工艺节点上得到了改进,并已完全集成到我们的7nm SoC和调制解调器芯片中。为了准备将来的节点,我们正在开发方法,以提高快速诊断方法的分辨率,以便我们可以在晶圆分类和最终测试期间收集失败的位信息。我们还正在研究在逻辑外围电路中隔离故障的方法,以消除或减少对电气故障分析的需求,例如光发射电子显微镜和动态激光激励,这些都是时间和资源密集的。本文通过分享这些持续发展的现状和前景作为总结。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号