首页> 外文会议>Design and Diagnostics of Electronic Circuits amp; Systems, 2009. DDECS '09 >Low-voltage low-power double bulk mixer for direct conversion receiver in 65nm CMOS
【24h】

Low-voltage low-power double bulk mixer for direct conversion receiver in 65nm CMOS

机译:用于65nm CMOS的直接转换接收器的低压低功耗双体混合器

获取原文

摘要

An innovative design with simulation results of a low-voltage bulk driven mixer for direct conversion receiver is presented. The circuit is designed in a 65 nm digital CMOS process without analog extensions. It offers a conversion gain of 22 dB at a clock frequency of 1.5 GHz for GALILEO/GPS applications. The design is capable of operating at up to 7 GHz with only 3 dB gain decrease. The simulated noise figure is 27 dB with a power consumption of 730 muW. Simulations at a supply voltage of 0.9 V instead of 1.2 V show a gain decrease of only 3 dB while the noise figure increases by 2 dB.
机译:提出了一种创新设计,该仿真设计具有用于直接转换接收器的低压批量驱动混频器的仿真结果。该电路采用65 nm数字CMOS工艺设计,无模拟扩展。对于GALILEO / GPS应用,它在1.5 GHz时钟频率下可提供22 dB的转换增益。该设计能够在高达7 GHz的频率下工作,而增益仅降低3 dB。模拟的噪声系数为27 dB,功耗为730μW。在0.9 V而不是1.2 V的电源电压下进行的仿真显示,增益降低仅为3 dB,而噪声系数却提高了2 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号