首页> 外文会议>Design, Automation Test in Europe Conference Exhibition;DATE 2013 >Modeling and analysis of fault-tolerant distributed memories for Networks-on-Chip
【24h】

Modeling and analysis of fault-tolerant distributed memories for Networks-on-Chip

机译:片上网络容错分布式存储器的建模与分析

获取原文
获取原文并翻译 | 示例

摘要

Advances in technology scaling increasingly make Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With increasing area occupied by different on-chip memories, strategies for maintaining fault-tolerance of distributed on-chip memories become a major design challenge. We propose a system-level design methodology for scalable fault-tolerance of distributed on-chip memories in NoCs. We introduce a novel reliability clustering model for fault-tolerance analysis and shared redundancy management of on-chip memory blocks. We perform extensive design space exploration applying the proposed reliability clustering on a block-redundancy fault-tolerant scheme to evaluate the tradeoffs between reliability, performance, and overheads. Evaluations on a 64-core chip multiprocessor (CMP) with an 8x8 mesh NoC show that distinct strategies of our case study may yield up to 20% improvements in performance gains and 25% improvement in energy savings across different benchmarks, and uncover interesting design configurations.
机译:技术扩展的进步日益使片上网络(NoC)更容易遭受导致各种可靠性挑战的故障。随着不同的片上存储器所占面积的增加,维持分布式片上存储器的容错性的策略成为主要的设计挑战。我们提出了一种用于NoC中分布式片上存储器的可扩展容错能力的系统级设计方法。我们介绍了一种新颖的可靠性聚类模型,用于容错分析和片上存储模块的共享冗余管理。我们对块冗余容错方案应用提出的可靠性聚类进行了广泛的设计空间探索,以评估可靠性,性能和开销之间的折衷。对具有8x8网格NoC的64核芯片多处理器(CMP)进行的评估表明,我们的案例研究中不同的策略可能会在不同的基准测试中将性能提升提高20%,将能源节省提高25%,并揭示有趣的设计配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号