首页> 外文会议>Design, Automation amp; Test in Europe Conference amp; Exhibition (DATE), 2012 >A fast, source-synchronous ring-based network-on-chip design
【24h】

A fast, source-synchronous ring-based network-on-chip design

机译:快速的,基于源同步环的片上网络设计

获取原文
获取原文并翻译 | 示例

摘要

Most network-on-chip (NoC) architectures are based on a mesh-based interconnection structure. In this paper, we present a new NoC architecture, which relies on source synchronous data transfer over a ring. The source synchronous ring data is clocked by a resonant clock, which operates significantly faster than individual processors that are served by the ring. This allows us to significantly improve the cross section bandwidth and the latency of the NoC. We have validated the design using a 22 nm predictive process. Compared to the state-of-the-art mesh based NoC, our scheme achieves a 4.5× better bandwidth, 7.4× better contention free latency with 11% lower area and 35% lower power.
机译:大多数片上网络(NoC)架构都基于基于网格的互连结构。在本文中,我们提出了一种新的NoC架构,该架构依赖于通过环的源同步数据传输。源同步环数据由谐振时钟提供时钟,谐振时钟的运行速度比环服务的各个处理器快得多。这使我们能够显着改善横截面带宽和NoC的延迟。我们已经使用22 nm预测过程验证了设计。与基于最新网格的NoC相比,我们的方案实现了4.5倍更好的带宽,7.4倍更好的无竞争延迟,且面积减少了11%,功耗降低了35%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号