【24h】

Buffer Size Trade-offs in Input/Output-Buffered ATM Switches under Various Conditions

机译:在各种条件下输入/输出缓冲的ATM交换机中的缓冲区大小平衡

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the non-linear and complex relationship between packet loss probability and average packet delay for an input/output buffered ATM switch is studied thoroughly using our previously published analysis model. The main contribution is insight into the behavior of the switch and better understanding of the buffer size tradeoffs under various traffic conditions, speed-up factors, and buffer sizes. For different traffic conditions and buffer sizes, several distinct regions are identified and the behavior of the switch in those regions is explained. The results presented here can provide the basis for an optimum VLSI design methodology for input/output-buffered switches.
机译:在本文中,使用我们以前发布的分析模型,深入研究了输入/输出缓冲ATM交换机的丢包概率与平均包延迟之间的非线性复杂关系。主要贡献在于深入了解交换机的行为,并更好地了解了各种流量条件,加速因子和缓冲区大小下的缓冲区大小折衷。对于不同的流量条件和缓冲区大小,将标识几个不同的区域,并说明这些区域中交换机的行为。此处提供的结果可以为输入/输出缓冲开关的最佳VLSI设计方法提供基础。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号