首页> 外文会议>Consumer Electronics, Communications and Networks (CECNet), 2012 2nd International Conference on >A real-time multi-view interlacing architecture for auto-stereoscopic 3DTV display based on FPGA
【24h】

A real-time multi-view interlacing architecture for auto-stereoscopic 3DTV display based on FPGA

机译:基于FPGA的自动立体3DTV显示器的实时多视点隔行扫描架构

获取原文

摘要

In this paper, a multi-view interlacing hardware architecture for High-definition (HD) (1920×1080) auto-stereoscopic 3DTV display system on a Virtex-4 FPGA is presented. Our approach focuses on the image reconstruction after DIBR, which consists of pixel rearrangement, color space conversion between RGB and YCbCr and pixel downsampling for BT.1120 HDMI format output. The FPGA hardware architecture and the implementation algorithm are based on a proved software system, but improved a lot to achieve the realtime display effect. The experiment performances represent a sound result and can be improved to adapt to future SoC design and more complex 3DTV end to end system.
机译:本文提出了一种在Virtex-4 FPGA上用于高清(HD)(1920×1080)自动立体3DTV显示系统的多视图隔行扫描硬件架构。我们的方法侧重于DIBR之后的图像重建,包括像素重排,RGB和YCbCr之间的色彩空间转换以及BT.1120 HDMI格式输出的像素下采样。 FPGA的硬件架构和实现算法均基于经过验证的软件系统,但为实现实时显示效果进行了很多改进。实验性能代表了良好的结果,可以进行改进以适应未来的SoC设计和更复杂的3DTV端到端系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号