首页> 外文会议>Communication Systems and Network Technologies (CSNT), 2012 International Conference on >A Novel Approach for Parallel CRC Generation for High Speed Application
【24h】

A Novel Approach for Parallel CRC Generation for High Speed Application

机译:一种用于高速应用的并行CRC生成的新方法

获取原文
获取原文并翻译 | 示例

摘要

High speed data transmission is the current scenario in networking environment. Cyclic redundancy check (CRC) is essential method for detecting error when the data is transmitted. With challenging the speed of transmitting data, to synchronize with speed, it''s necessary to increase speed of CRC generation. Starting from the serial architecture identified a recursive formula from which parallel design is derived. This paper presents 64 bits parallel CRC architecture based on F matrix with order of generator polynomial is 32. Proposed design is hardware efficient and required 50% less cycles to generate CRC with same order of generator polynomial. The whole design is functionally verified using Xilinx ISE Simulator.
机译:高速数据传输是网络环境中的当前方案。循环冗余码校验(CRC)是检测数据传输错误时必不可少的方法。在挑战数据传输速度和同步速度的同时,有必要提高CRC生成的速度。从串行体系结构开始,确定了递归公式,从该递归公式可以得出并行设计。本文提出了基于F矩阵的64位并行CRC架构,其生成多项式的阶数为32。建议的设计具有硬件效率,并且以相同的生成多项式阶数生成CRC所需的周期减少了50%。整个设计均使用Xilinx ISE模拟器进行了功能验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号