首页> 外文会议>Architecture of computing systems - ARCS 2012. >Static Task Mapping for Tiled Chip Multiprocessors with Multiple Voltage Islands
【24h】

Static Task Mapping for Tiled Chip Multiprocessors with Multiple Voltage Islands

机译:具有多个电压岛的平铺芯片多处理器的静态任务映射

获取原文
获取原文并翻译 | 示例

摘要

The complexity of large Chip Multiprocessors (CMP) makes design reuse a practical approach to reduce the manufacturing and design cost of high-performance systems. This paper proposes techniques for static task mapping onto general-purpose CMPs with multiple predefined voltage islands for power management. The CMPs are assumed to contain different classes of processing elements with multiple voltage/frequency execution modes to better cover a large range of applications. Task mapping is performed with awareness of both on-chip and off-chip memory traffic, and communication constraints such a.s the link and memory bandwidth. A novel mapping approach based on Extremal Optimization is proposed for large-scale CMPs. This new combinatorial optimization method has delivered very good results in quality and computational cost when compared to the classical simulated annealing.
机译:大型芯片多处理器(CMP)的复杂性使设计重用成为一种实用的方法,可以降低高性能系统的制造和设计成本。本文提出了将静态任务映射到具有多个预定义电压岛的通用CMP上以进行电源管理的技术。假设CMP包含具有多种电压/频率执行模式的不同类别的处理元件,以更好地覆盖大范围的应用。执行任务映射时要同时意识到片上和片外存储器的流量,以及诸如链路和存储器带宽之类的通信约束。针对大规模CMP,提出了一种基于极值优化的映射方法。与传统的模拟退火相比,这种新的组合优化方法在质量和计算成本上都取得了非常好的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号