首页> 外文会议>Architecture of Computing Systems - ARCS 2011 >An Improvement of Router Throughput for On-Chip Networks Using On-the-fly Virtual Channel Allocation
【24h】

An Improvement of Router Throughput for On-Chip Networks Using On-the-fly Virtual Channel Allocation

机译:使用动态虚拟通道分配对片上网络的路由器吞吐量的改进

获取原文
获取原文并翻译 | 示例

摘要

With the trend to integrate a large number of cores on a single chip, Network-on-Chips (NoCs) are becoming more important for communication on System-on-Chips (SoCs). Designing high throughput and low latency on-chip networks with reasonable area overhead is one of the main technical challenges. This paper proposes an architecture of router with on-the-fly virtual channel (VC) allocation for high performance on-chip networks. By performing the VC allocation during the time a packet is traversing the crossbar switch, the pipeline of a packet transfer can be shortened in a non-speculative fashion without the penalty of area. The proposed architecture has been implemented on FPGA and evaluated in terms of network latency, throughput and area overhead. The experimental results show that, the proposed router with on-the-fly VC allocation can reduce the network latency by 40.9%, and improve throughput by 47.6% as compared to the conventional VC router. In comparison with the look-ahead speculative router, it improves the throughput by 8.8% with 16.7% reduction of area for control logic.
机译:随着在单个芯片上集成大量内核的趋势,片上网络(NoC)对于片上系统(SoC)上的通信变得越来越重要。设计具有合理的区域开销的高吞吐量和低延迟的片上网络是主要的技术挑战之一。本文提出了一种用于高性能片上网络的具有动态虚拟通道(VC)分配的路由器架构。通过在数据包穿越纵横开关期间执行VC分配,可以以非推测性的方式缩短数据包传输的流水线,而不会占用面积。所提出的架构已在FPGA上实现,并在网络延迟,吞吐量和区域开销方面进行了评估。实验结果表明,与传统的VC路由器相比,所提出的具有实时VC分配的路由器可以将网络等待时间减少40.9%,并将吞吐量提高47.6%。与前瞻性推测路由器相比,它将吞吐量提高了8.8%,控制逻辑面积减少了16.7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号