首页> 外文会议>Architecture of Computing Systems - ARCS 2007; Lecture Notes in Computer Science; 4415 >Modeling of Interconnection Networks in Massively Parallel Processor Architectures
【24h】

Modeling of Interconnection Networks in Massively Parallel Processor Architectures

机译:大规模并行处理器体系结构中的互连网络建模

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present a new concept for modeling of interconnection networks in the field of massively parallel processor embedded architectures. The main focus of the paper is on two interconnection concepts, namely, interconnect-wrapper and DyRIBox definitions of reconfigurable interconnection networks. We compare both interconnection concepts against each other and formally prove their equality. Both concepts allow to model many different reconfigurable inter-processor networks efficiently. Furthermore, we point out how to define the interconnect using an architecture description language for massively parallel processor architectures called MAML. Finally, we demonstrate the pertinence of our approach by modeling and evaluation of different reconfigurable interconnect topologies.
机译:在本文中,我们提出了在大规模并行处理器嵌入式体系结构领域中互连网络建模的新概念。本文的主要重点是两个互连概念,即可重构互连网络的互连包装和DyRIBox定义。我们将两个互连概念相互比较,并正式证明它们的相等性。这两个概念都可以有效地对许多不同的可重新配置的处理器间网络进行建模。此外,我们指出了如何针对称为MAML的大规模并行处理器架构使用架构描述语言来定义互连。最后,我们通过对不同的可重配置互连拓扑进行建模和评估来证明我们方法的适用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号