首页> 外文会议>AESF SUR/FIN'99 >Electrolytic Plating of Copper For Emerging Computer Chip Interconnect Technologies: Key Challenges Opportunities
【24h】

Electrolytic Plating of Copper For Emerging Computer Chip Interconnect Technologies: Key Challenges Opportunities

机译:新兴计算机芯片互连技术的电解铜电镀:主要挑战和机遇

获取原文
获取原文并翻译 | 示例

摘要

As submicron interconnect chip technology evolves from the current aluminum-based deposition methods to copper-based technology, electrolytic plating of high-definition architectural structures is emerging as the leading candidate for depositing copper for deep sub-micron multi-level interconnects. With advances in photolithographic methods and the demand for increased levels of integration, thin film circuit designers are requiring the capability to fill trenches with aspect ratios of up to 7:1 and feature sizes migrating down to 0.15 micron. This study investigated the potential for consistently plating void-free copper onto patterned silicon wafers, given the requirements outlined. In conjunction with this study, it was proposed to investigate the ability to plate such structures using additive-free copper chemistry, constant current rectification and non-rotating cathode technology. Commonly held beliefs in the plating community tended toward the understanding that chemical additives and rotating cathode method were one of the only viable methods to meet the demands of this process.
机译:随着亚微米互连芯片技术从当前的基于铝的沉积方法发展到基于铜的技术,高清建筑结构的电解电镀正在成为为深亚微米多级互连沉积铜的主要候选材料。随着光刻方法的发展以及对集成度的提高的要求,薄膜电路设计人员要求能够以高达7:1的纵横比和低至0.15微米的特征尺寸填充沟槽。鉴于概述的要求,本研究研究了将无空隙的铜始终镀在有图案的硅晶片上的潜力。结合这项研究,提出了使用无添加剂铜化学,恒流整流和非旋转阴极技术研究镀覆此类结构的能力。电镀界普遍认为,化学添加剂和旋转阴极法是满足该工艺要求的唯一可行方法之一。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号