首页> 外文会议>26th European Solid-State Circuits Conference, Sep 19-21, 2000, Stockholm, Sweden >A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Wireless Receivers
【24h】

A 2-V 900-MHz Monolithic CMOS Dual-Loop Frequency Synthesizer for GSM Wireless Receivers

机译:用于GSM无线接收器的2V 900MHz单片CMOS双环路频率合成器

获取原文
获取原文并翻译 | 示例

摘要

A 900-MHz monolithic CMOS dual-loop frequency synthesizer suitable for GSM receivers is presented. Implemented in a 0.5-mm CMOS technology and at a 2-V supply voltage, the dual-loop frequency synthesizer occupies a chip area of 2.64 mm~2 and consumes a low power of 34 mW. The measured phase noise of the dual-loop synthesizer is -121.8 dBc/Hz at 600-kHz frequency offset. The measured spurious levels are -79.5 and -82 dBc at 1.6 MHz and 11.3MHz offset, respectively.
机译:提出了一种适用于GSM接收器的900MHz单片CMOS双环频率合成器。双回路频率合成器采用0.5mm CMOS技术并以2V的电源电压实现,占用2.64 mm〜2的芯片面积,并消耗34mW的低功耗。在600 kHz频率偏移下,双环路合成器的测得相位噪声为-121.8 dBc / Hz。在1.6 MHz和11.3MHz偏移下,测得的杂散电平分别为-79.5和-82 dBc。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号