【24h】

DDR as KGD in 3D-IC M1 Short Failure Analysis

机译:在3D-IC M1短路故障分析中将DDR作为KGD

获取原文
获取原文并翻译 | 示例

摘要

3D-IC is becoming more popular in recently years due to the advantages of lower cost and area saving [1]. A simple 3D chip is represented by stacking 2 dies which comprise of with a SOC (System on chip) die and a KGD (Known good die) memory die (DDR) in a single package chip. Although the architecture appears to be straightforward, failure analysis is significantly more challenging than a single die packaged chip [2]. This paper provides a systematic methodology for the failure debug on such a dual-die co-packaged chip. Based on board level electrical analysis and SAT/ 3D-Xay detection, a SOC die problem and interconnection problem can be excluded. The suspected DDR die can be taken out from the 3D-IC to be repackaged to a DDR chip. By testing this chip, memory register failures can be diagnosed. In the case study presented, Cu residues has been found between long routing M1line with min space at peripheral area after delayering PFA. A single wafer DHF clean step after M1 etch is introduced as a corrective fix to eliminate this residue. After this process optimization, Cu residues are proven to be removed and the 3D-IC chip passes the following reliability qualification.
机译:近年来,由于3D-IC具有低成本和节省面积的优势[1],它变得越来越流行。一个简单的3D芯片以堆叠两个芯片为代表,其中两个芯片由一个SOC(系统级芯片)芯片和一个KGD(已知良好芯片)存储芯片(DDR)组成。尽管架构看起来很简单,但是故障分析比单管芯封装的芯片更具挑战性[2]。本文为这种双管芯共封装芯片上的故障调试提供了系统的方法。基于板级电气分析和SAT / 3D-Xay检测,可以排除SOC芯片问题和互连问题。可将疑似DDR芯片从3D-IC中取出,重新包装到DDR芯片中。通过测试该芯片,可以诊断出内存寄存器故障。在提出的案例研究中,在延迟PFA后,在长路线M1line与外围区域具有最小空间之间发现了Cu残留。引入M1蚀刻后的单个晶圆DHF清洁步骤作为纠正方法,以消除此残留物。经过该过程优化后,证明了铜残留物已被去除,并且3D-IC芯片通过了以下可靠性鉴定。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号