首页> 外文会议>2018 55th ACM/ESDA/IEEE Design Automation Conference >Noise-Aware DVFS Transition Sequence Optimization for Battery-Powered IoT Devices
【24h】

Noise-Aware DVFS Transition Sequence Optimization for Battery-Powered IoT Devices

机译:电池供电的物联网设备的噪声感知DVFS过渡序列优化

获取原文
获取原文并翻译 | 示例

摘要

Low power system-on-chips (SoCs) are now at the heart of Internet-of-Things (IoT) devices, which are well known for their bursty workloads and limited energy storage - usually in the form of tiny batteries. To ensure battery lifetime, DVFS has become an essential technique in such SoC chips. With continuously decreasing supply level, noise margins in these devices are already being squeezed. During DVFS transition, large current that accompanies the clock speed transition runs into or out of clock networks in a few clock cycles, and induces large Ldi/dt noise, thereby stressing the power delivery network (PDN). Due to the limited area and cost target, adding additional decap to mitigate such noise is usually challenging. A common approach is to gradually introduce/remove the additional clock cycles to increase or reduce the clock frequency in steps, a.k.a., clock skipping. However, such a technique may increase DVFS transition time, and still cannot guarantee minimal noise. In this work, we propose a new noise-aware DVFS sequence optimization technique by formulating a mixed 0/1 programming to resolve the problems of clock skipping sequence optimization. Moreover, the method is also extended to schedule extensive wake-up activities on different clock domains for the same purpose. The results show that we are able to achieve minimal-noise sequence within desired transition time with 53% noise reduction and save more than 15-17% power compared with the traditional approach.
机译:低功耗片上系统(SoC)现在是物联网(IoT)设备的核心,这些设备以突发性的工作量和有限的能量存储而闻名-通常以微型电池的形式出现。为了确保电池寿命,DVFS已成为此类SoC芯片中的一项必不可少的技术。随着供应水平的不断下降,这些设备中的噪声容限已经受到挤压。在DVFS过渡期间,伴随时钟速度过渡的大电流会在几个时钟周期内流入或流出时钟网络,并引起大的Ldi / dt噪声,从而给功率传输网络(PDN)造成压力。由于有限的面积和成本目标,增加额外的去盖来减轻这种噪声通常是具有挑战性的。一种常见的方法是逐步引入/删除其他时钟周期,以逐步增加或减少时钟频率,也就是跳过时钟。但是,这种技术可能会增加DVFS转换时间,但仍不能保证最小的噪声。在这项工作中,我们提出了一种新的噪声感知DVFS序列优化技术,该技术通过制定混合0/1编程来解决时钟跳过序列优化的问题。此外,该方法还被扩展以为相同的目的在不同的时钟域上安排大量的唤醒活动。结果表明,与传统方法相比,我们能够在所需的过渡时间内实现最小的噪声序列,且噪声降低了53%,并节省了15-17%以上的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号