首页> 外文会议>2016 IEEE Nordic Circuits and Systems Conference >Accelerating MPSoC design space exploration within system-level frameworks
【24h】

Accelerating MPSoC design space exploration within system-level frameworks

机译:在系统级框架内加速MPSoC设计空间探索

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

System on chip designs become more complex every year. The trend goes towards multi and even many core system designs. This means the design space grows steadily with each added component. Furthermore the designers have to meet low power requirements. In order to find good configurations in a reasonable amount of time it is necessary to optimize the design space exploration (DSE) process. In this work we present several DSE algorithms and evaluate them with a range of single and multi core applications. The DSE methodology considers energy delay product (EDP) as overall system performance metric. Our evaluation with several applications shows a reduction in simulation time of approximately 65% while maintaining optimal parameter accuracy of 99% compared to an exhaustive search.
机译:片上系统设计每年变得越来越复杂。趋势趋向于多种甚至许多核心系统设计。这意味着设计空间随每个添加的组件稳定增长。此外,设计人员必须满足低功耗要求。为了在合理的时间内找到好的配置,有必要优化设计空间探索(DSE)流程。在这项工作中,我们提出了几种DSE算法,并通过一系列单核和多核应用对其进行了评估。 DSE方法论将能量延迟积(EDP)视为整体系统性能指标。我们对几种应用程序的评估显示,与详尽搜索相比,仿真时间减少了约65%,同时保持了99%的最佳参数精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号