【24h】

Design of optimized reversible Binary and BCD adders

机译:优化的可逆二进制和BCD加法器的设计

获取原文
获取原文并翻译 | 示例

摘要

Reversible logic has emerged as a possible low cost alternative to conventional logic in terms of speed, power consumption and computing capability. An adder block is a very basic and essential component for any processor and optimized design of these adders' results in efficient processors. In this work we propose optimized Binary adders and BCD adders. The adders designed in this work are optimized for Quantum cost, Delay and Area. A modified BCD adder is also proposed which removes redundancy in the circuit and acts as most efficient BCD adder. Here we explore the use of Negative control lines for detecting overflow logic of BCD adder which considerably reduces Quantum cost, delay and gate count which result in high speed BCD adder with optimized area which give way to lot of scope in the field of reversible computing in near future.
机译:在速度,功耗和计算能力方面,可逆逻辑已经成为传统逻辑的一种低成本替代方案。加法器模块是任何处理器的非常基本且必不可少的组件,这些加法器结果的优化设计可实现高效处理器。在这项工作中,我们提出了优化的二进制加法器和BCD加法器。在这项工作中设计的加法器针对量子成本,延迟和面积进行了优化。还提出了一种改进的BCD加法器,它消除了电路中的冗余,并用作最有效的BCD加法器。在这里,我们探索使用负控制线来检测BCD加法器的溢出逻辑,从而显着降低了量子成本,延迟和门数,从而使高速BCD加法器具有优化的面积,从而在可逆计算领域占据了很大的空间。不远的将来。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号