【24h】

Power efficiency of 3D vs 2D ICs

机译:3D与2D IC的电源效率

获取原文
获取原文并翻译 | 示例

摘要

3D integration is considered as one of the most promising solutions to improve energy efficiency of heterogeneous ICs. We use floorplannning tools to evaluate power consumption related to inter-block connections for digital ICs implemented as 2D and 3D systems. We focus on 3D stacking using through-silicon-vias (TSVs). We evaluate contributions of wires, buffers and TSVs based on information available on the floorplannig level that include netlist, and positions of circuit blocks and TSV islands. Our results show that reduction in dynamic power could be achieved.
机译:3D集成被认为是提高异构IC能量效率的最有前途的解决方案之一。我们使用平面规划工具来评估与实现为2D和3D系统的数字IC的块间连接有关的功耗。我们专注于使用硅通孔(TSV)的3D堆叠。我们根据平面图级别上可用的信息(包括网表,电路块和TSV岛的位置)评估导线,缓冲器和TSV的贡献。我们的结果表明,可以实现动态功耗的降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号