首页> 外文会议>2013 14th International Workshop on Microprocessor Test and Verification : Common Challenges and Solutions >Verification Methodology of Heterogeneous DSP+ARM Multicore Processors for Multi-core System on Chip
【24h】

Verification Methodology of Heterogeneous DSP+ARM Multicore Processors for Multi-core System on Chip

机译:用于多核片上系统的异构DSP + ARM多核处理器的验证方法

获取原文
获取原文并翻译 | 示例

摘要

Processor complexity continues to evolve, with new architectures more complex and more tightly intertwined with the systems in which they operate than previous generations. Magnifying the individual processor complexity is the need to create heterogeneous processor clusters which contain multiple heterogeneous processors (ARM and DSP) with multiple levels of caches. These processor clusters need to be validated for functionality and memory coherency across all the levels of caches. Management of the verification process of these processor cluster has likewise grown in complexity impacting the creation and management of tests, of particular interest are the C and assembly code driven tests which are the primary methods addressed in this paper. Lessons in test creation from the UVM, software coding and other previous test management methods are combined to permit automation of testing for generation of test suites for processor sub-systems. Key elements of these methodologies are detailed in this paper.
机译:处理器的复杂性不断发展,新的体系结构比上一代更复杂,并且与它们运行的​​系统紧密地交织在一起。需要扩大单个处理器的复杂性,需要创建一个异构处理器集群,该集群包含多个具有多个高速缓存级别的异构处理器(ARM和DSP)。这些处理器群集需要针对所有高速缓存级别的功能和内存一致性进行验证。这些处理器集群的验证过程的管理也越来越复杂,这会影响测试的创建和管理,特别令人关注的是C语言和汇编代码驱动的测试,这是本文解决的主要方法。结合了UVM,软件编码和其他先前的测试管理方法在测试创建方面的经验教训,以实现测试自动化,以生成处理器子系统的测试套件。本文详细介绍了这些方法的关键要素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号