首页> 外文OA文献 >A heterogeneous multi-core platform for low power signal processing in systems-on-chip
【2h】

A heterogeneous multi-core platform for low power signal processing in systems-on-chip

机译:用于片上系统中低功耗信号处理的异构多核平台

摘要

This paper presents a low-power and programmable DSP architecture - a heterogeneous multiprocessor platform consisting of standard CPU/DSP cores, and a set of simple instruction set processors called mini-cores each optimized for a particular class of algorithm (FIR, IIR, LMS, etc.). Communication is based on message passing. The mini-cores are designed as parameterized soft macros intended for a synthesis based design flow. A 520.000 transistor 0.25µm CMOS prototype chip containing 6 mini-cores has been fabricated and tested. Its power consumption is only 50% higher than a hardwired ASIC and more than 6-21 times lower than a general purpose CPU/DSP corewhile executing non-trivial industrial applications.
机译:本文提出了一种低功耗,可编程的DSP架构-一个由标准CPU / DSP内核组成的异构多处理器平台,以及一组称为迷你内核的简单指令集处理器,每个处理器均针对特定的算法类型(FIR,IIR,LMS)进行了优化等)。通信基于消息传递。迷你内核被设计为参数化软宏,旨在用于基于综合的设计流程。已经制造并测试了一个520.000晶体管的0.25µm CMOS原型芯片,该芯片包含6个迷你内核。在执行非常规的工业应用时,其功耗仅比硬线ASIC高50%,比通用CPU / DSP内核低6-21倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号