首页> 外文会议>2012 International Conference on Signals and Electronic Systems. >The CORDIC-inside-lifting architecture for constant-coefficient hardware quaternion multipliers
【24h】

The CORDIC-inside-lifting architecture for constant-coefficient hardware quaternion multipliers

机译:恒定系数硬件四元数乘法器的CORDIC内提升架构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an architecture for constant-coefficient hardware quaternion multipliers, which is based on combining the CORDIC algorithm with a lifting scheme. Real multipliers related to lifting steps are approximated using 2D CORDIC iterations, or bit shifts and additions. The resulting multiplierless scheme requires less chip area than a direct fixed-point implementation of the multiplications and is better suited to pipelining. However its design and implementation are difficult, which has been verified by VHDL/FPGA-based development of a universal processing unit for multiplying quaternions which is also described herein. Although the precision of CORDIC-based computations is finite, the lifting scheme ensures that obtainable approximations of hypercomplex multiplications are perfectly invertible. Because of this property, the solution can find applications in lossless compression of audio and video data.
机译:本文提出了一种将CORDIC算法与提升方案相结合的恒定系数硬件四元数乘法器的体系结构。使用2D CORDIC迭代或位移和加法来近似与提升步骤相关的实数乘法器。所得的无乘法器方案比乘法的直接定点实现所需的芯片面积小,并且更适合流水线。然而,其设计和实现是困难的,这已经通过基于VHDL / FPGA的通用四元数乘法处理单元的开发得到验证,这也在本文中进行了描述。尽管基于CORDIC的计算的精度是有限的,但提升方案可确保获得的超复杂乘法近似完全可逆。由于具有此属性,该解决方案可以在音频和视频数据的无损压缩中找到应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号