首页> 外文会议>2012 International Conference for High Performance Computing, Networking, Storage and Analysis. >Unleashing the high-performance and low-power of multi-core DSPs for general-purpose HPC
【24h】

Unleashing the high-performance and low-power of multi-core DSPs for general-purpose HPC

机译:释放用于通用HPC的高性能和低功耗多核DSP

获取原文
获取原文并翻译 | 示例

摘要

Take a multicore Digital Signal Processor (DSP) chip designed for cellular base stations and radio network controllers, add floating-point capabilities to support 4G networks, and out of thin air a HPC engine is born. The potential for HPC is clear: It promises 128 GFLOPS (single precision) for 10 Watts; It is used in millions of network related devices and hence benefits from economies of scale; It should be simpler to program than a GPU. Simply put, it is fast, green, and cheap. But is it easy to use? In this paper, we show how this potential can be applied to general-purpose high performance computing, more specifically to dense matrix computations, without major changes in existing codes and methodologies, and with excellent performance and power consumption numbers.
机译:拿一个专为蜂窝基站和无线电网络控制器设计的多核数字信号处理器(DSP)芯片,添加浮点功能来支持4G网络,凭空产生了HPC引擎。 HPC的潜力是显而易见的:它承诺10瓦的功率为128 GFLOPS(单精度)。它已在数百万个与网络相关的设备中使用,因此可从规模经济中受益;它应该比GPU更容易编程。简而言之,它既快速,绿色又便宜。但是容易使用吗?在本文中,我们展示了这种潜力如何在不对现有代码和方法进行重大更改且具有出色的性能和功耗数的情况下,可以应用于通用高性能计算,尤其是稠密矩阵计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号