首页> 外文会议>2012 4th International Conference on Intelligent and Advanced Systems >Performance comparison review of 32-bit multiplier designs
【24h】

Performance comparison review of 32-bit multiplier designs

机译:32位乘法器设计的性能比较审查

获取原文
获取原文并翻译 | 示例

摘要

This is a study of a relative performance comparison of various 32-bits multiplier designs of Array, Wallace, Dadda, Reduced Area and Radix-4 Booth Encoding multipliers in the Area-Optimized, Speed-Optimized and Auto-Optimized synthesis modes in Leonardo Spectrum. These multiplier designs were modeled in Verilog HDL, simulated in Modelsim and synthesized based on TSMC 0.35-micron ASIC Design Kit standard cell library. We were able to conclude that Radix-4 Booth Encoding multiplier has the best findings in the area performance in all three of the Area-Optimized, Speed-Optimized and Auto-Optimized mode. In the Speed-Optimized mode, we found out that the findings were different from the results obtained when synthesized in the Area-Optimized and Auto-Optimization mode where Wallace multiplier exhibited the largest area performance instead of Dadda multiplier in the Speed-Optimized mode. The result showed the same findings for the delay performance when the designs were synthesized in the Area-Optimized and Auto-Optimized mode where it is known that Array multiplier experienced the longest time delay performance while Dadda multiplier exhibits the shortest time delay in terms of speed. However, when the Speed-Optimized mode is used, it showed that the Array multiplier has the longest delay while the fastest in terms of speed performance is produced by Wallace multiplier.
机译:这是一项针对Leonardo Spectrum中面积优化,速度优化和自动优化合成模式下的Array,Wallace,Dadda,缩减面积和Radix-4 Booth编码乘法器的各种32位乘法器设计的相对性能比较的研究。这些乘法器设计在Verilog HDL中建模,在Modelsim中仿真,并基于TSMC 0.35微米ASIC Design Kit标准单元库进行了合成。我们可以得出结论,在“区域优化”,“速度优化”和“自动优化”三种模式下,Radix-4 Booth编码乘数在区域性能方面均具有最佳发现。在“速度优化”模式下,我们发现发现与在“区域优化”和“自动优化”模式下合成时获得的结果不同,在“区域优化”和“自动优化”模式下,华莱士乘数显示出最大的区域性能,而不是在“速度优化”模式下显示的是Dadda乘数。当在区域优化和自动优化模式下综合设计时,结果显示了相同的延迟性能发现,其中阵列乘法器的时延性能最长,而Dadda乘法器的速度时延最短。 。但是,当使用速度优化模式时,它表明阵列乘法器具有最长的延迟,而华莱士乘法器产生的速度性能最快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号