首页> 外文会议>2011 IEEE 9th International Conference on ASIC >Scheduling to timing optimization for a novel high-level synthesis approach
【24h】

Scheduling to timing optimization for a novel high-level synthesis approach

机译:安排时序优化以实现一种新颖的高级综合方法

获取原文
获取原文并翻译 | 示例

摘要

Traditional IC design methodology based on standard cells shows its limitation on design efficiency, which can not satisfy the needs for shorter time-to-market and more advanced functionality of IC products. To solve this problem, a novel high level synthesis method named operator design method is proposed. In this paper, a scheduling scheme to timing optimization for operator design method is proposed, which is carried out based on the attributes of the operand in the operation and dependence of the operations. The experiment results proves the feasibility and the efficiency of the operator design method, and obtains a 65% faster data-processing capacity and 30% reduction in hardware cost than that of SPARK tool of University California at San Diego.
机译:传统的基于标准单元的IC设计方法显示出其设计效率的局限性,无法满足缩短产品上市时间和提高IC产品功能性的需求。为了解决这个问题,提出了一种新的高级综合方法​​,称为算子设计方法。提出了一种针对操作员设计方法的时序优化调度方案,该方案是根据操作数在操作中的属性以及操作的相关性来实现的。实验结果证明了该操作员设计方法的可行性和效率,并且与圣地亚哥大学加利福尼亚分校的SPARK工具相比,数据处理能力提高了65%,硬件成本降低了30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号