首页> 外文会议>The 2011 Conference on Design amp; Architectures for Signal and Image Processing >Analyzing software inter-task communication channels on a clustered shared memory multi processor system-on-chip
【24h】

Analyzing software inter-task communication channels on a clustered shared memory multi processor system-on-chip

机译:分析集群共享存储多处理器片上系统上的软件任务间通信通道

获取原文
获取原文并翻译 | 示例

摘要

The task graph of telecommunication applications often exhibits massive coarse grained parallelism, which can be exploited by an on-chip multiprocessor. In many cases it can be organized into several subsequent stages, each containing dozens or even hundreds of identical tasks. We implement communications between tasks via software channels mapped to on-chip memory, allowing for multiple readers and writers to access them in arbitrary order. Our architecture is based on the shared memory paradigm. The interconnection network is hierarchical, so that communication latencies vary with the distance between the cluster where the task is located and the cluster on which the channel is placed. Moreover, packet sizes and arrival rates are subject to strong variations. An analytical approach to dimensioning the channels is thus near impossible. Within a purely simulation based approach, we gain insight into the performance of such software channels.
机译:电信应用的任务图通常表现出大量的粗糙粒度并行度,可以由片上多处理器利用。在许多情况下,它可以组织成几个后续阶段,每个阶段包含数十个甚至数百个相同的任务。我们通过映射到片上存储器的软件通道实现任务之间的通信,从而允许多个读取器和写入器以任意顺序访问它们。我们的体系结构基于共享内存范例。互连网络是分层的,因此通信延迟随任务所在的群集与放置该通道的群集之间的距离而变化。此外,数据包的大小和到达速率会有很大的变化。因此,确定通道尺寸的分析方法几乎是不可能的。在纯粹基于仿真的方法中,我们可以洞悉此类软件渠道的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号