首页> 外文会议>18th International Workshop on Thermal investigations of ICs and Systems. >Yield enhancement by logi-thermal simulation based testing
【24h】

Yield enhancement by logi-thermal simulation based testing

机译:通过基于对数热模拟的测试提高产量

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a method for yield enhancement in digital integrated circuit manufacture using a temperature dependent logic simulation tool. In an industrial environment the time slot dedicated to the logic testing of a single integrated circuit needs to be as short as possible in order to boost production. During this short period thermally induced errors might remain hidden due to long thermal time constants. This paper introduces a methodology to determine the steady-state die temperature where a short logic test is able to reveal logic faults. The evolved die temperature is simulated with a logi-thermal simulator engine that performs logic simulation by taking self-heating into account. We propose that the testing should take place at an elevated temperature where the temperature dependent failures arise. This approach makes it possible to detect otherwise hidden defects while keeping testing times short.
机译:本文提出了一种使用温度依赖性逻辑仿真工具提高数字集成电路制造良率的方法。在工业环境中,专用于单个集成电路的逻辑测试的时隙需要尽可能短,以提高产量。在这短时间内,由于较长的热时间常数,可能会掩盖不了热引起的误差。本文介绍了一种确定稳态裸片温度的方法,其中短逻辑测试能够揭示逻辑故障。使用对数热仿真器引擎模拟模具的温度,该引擎通过考虑自热来执行逻辑仿真。我们建议测试应在高温下进行,该高温会引起温度相关的故障。这种方法可以在保持测试时间短的同时检测出其他可能隐藏的缺陷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号