首页> 外文会议>16th IEEE Symposium on Asynchronous Circuits and Systems (ASYNC 2010) >The Even/Odd Synchronizer: A Fast, All-Digital, Periodic Synchronizer
【24h】

The Even/Odd Synchronizer: A Fast, All-Digital, Periodic Synchronizer

机译:偶/奇同步器:快速,全数字,周期同步器

获取原文
获取原文并翻译 | 示例

摘要

We describe an all-digital synchronizer that moves multi-bit signals between two periodic clock domains with an average delay of slightly more than a half cycle and an arbitrarily small probability of synchronization failure. The synchronizer operates by measuring the relative frequency of the two periodic clocks and using this frequency measurement, along with a phase detection, to compute a phase estimate. Interval arithmetic is used for the phase estimate to account for uncertainty. The transmitter writes a pair of registers on alternating clock cycles and the receiver uses the estimate of the transmitter's phase to always select the most recently written value that is safe to sample. We show how to incorporate this design into a FIFO to give a fast periodic synchronizer with flow control. We present a number-theoretic argument that the synchronizer works for all frequency combinations. An implementation of the synchronizer using standard cells is also presented.
机译:我们描述了一种全数字同步器,它在两个周期性时钟域之间移动多位信号,其平均延迟略微超过半个周期,并且同步失败的概率很小。同步器通过测量两个周期时钟的相对频率并使用此频率测量值以及相位检测来进行操作,以计算相位估计值。间隔算术用于相位估计以解决不确定性。发送器在交替的时钟周期上写入一对寄存器,接收器使用发送器相位的估计值始终选择可以安全采样的最新写入值。我们展示了如何将此设计合并到FIFO中,以提供具有流量控制的快速周期性同步器。我们提出一个数论论证,即同步器适用于所有频率组合。还介绍了使用标准单元的同步器的实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号